**ECE Department** 

| Name:    |  |  |  |
|----------|--|--|--|
| Section: |  |  |  |
| x500:    |  |  |  |

### Lab 6: 8-bit Multiplier

1. Algorithm/Block Diagram

Following are executed at the rising edge of the clock signal.

\*Note every shift adds  $(001)_2$  to the counter, K=1 when the counter is  $(111)_2$  and M is LSB of the multiplier.

#### State 0:

When my set=0 there is an output of zero transitioning back to the same state (0) in the process initializing done<=0.

However, when set=1 the multiplier is loaded into the accumulator register going to execute the following statements in state 1. Transition from state 0 to state 1.

### State 1:

If the <u>least significant bit of the multiplier</u> [M] has a value of 1, then we must add the multiplicand from the adder register to the accumulator transitioning to state 2.

If the counter has a binary value of 7, that means the value of k=1 at when [LSB Mplier] M=0. So then the accumulator shifts to the right and adds  $(001)_2$  to the counter that transitions from state 1 to state 3.

In the case where [LSB Mplier] M=0 and k=0 when the counter has not reached (111)<sub>2</sub> there is a right shift in the accumulator which adds (001)<sub>2</sub> to the counter. State does not change in this if statement.

#### State 2:

When the value of done is 0, the following will execute: if counter is  $(111)_2$  meaning k=1 there will be a right shift in the accumulator giving the new counter's value of  $(000)_2$  then

**ECE Department** 

transitioning to state 3. However, if the [LSB Mplier] M=1 then we shift the accumulator to the right and add  $(001)_2$  to the counter.

### State 3:

Once in state 3 assuming the value of done initially is 0 when entering state 3, then from state 3 the value of the done register is given a value of 1. Now the accumulator's value is assigned to the final wire product. State transition goes from state 3 to state 0.

State Diagram:



Block Diagram:



Describe the multiplication algorithm that you used in your design. If you are doing the Finite State Machine, you need to explain the operation inside every state. Include relevant details such as State Diagram, Block Diagram (sequential & combinational), etc. (Simply writing "We followed the algorithm from the textbook and implemented it in Verilog" in the Procedure section just won't cut it.)

## 2. Verilog Code

```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 07/18/2024 10:03:06 AM
// Design Name:
// Module Name: BinaryMultiplier
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module BinaryMultiplier(
input [7:0] Multiplier,
input [7:0] Multiplicand,
input CLK,
input set,
output reg [15:0] Product = 0
  );
  reg [1:0] currstate = 0;
  reg done = 0;
  reg [16:0] accumulator;
  reg [2:0] counter = 0;
  always @(posedge CLK) begin
    case(currstate)
      0: begin
        if (~done && set) begin
```

```
Product \leq 0;
     accumulator <= Multiplier;</pre>
     currstate <=1;
  end
  if (done && ~set) begin
     done \leq 0;
  end
end
1: begin
  if (~done) begin
     if (accumulator[0] == 1)begin
       accumulator <= accumulator + {Multiplicand, 8'b00000000};
       currstate <= 2;
     end
     else begin
       if (counter == 7) begin
          accumulator <= accumulator >> 1;
          counter = counter + 1;
          currstate <= 3;
       end
       else begin
          accumulator <= accumulator >> 1;
          counter = counter + 1;
       end
     end
  end
end
2 : begin
  if (~done) begin
     if (counter == 7) begin
       accumulator <= accumulator >> 1;
       counter \leq 0;
       currstate <= 3;
     end
     else begin
       accumulator <= accumulator >> 1;
       counter = counter + 1;
       currstate <= 1;
     end
  end
end
3: begin
```

```
if (~done) begin
    done <= 1;
    currstate <= 0;
    Product <= accumulator[15:0];
    end
    end
    endcase
    end
endmodule

A Copy of Verilog Code used for the design of 8-bit Multiplier</pre>
```

3. Testbench

```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 07/18/2024 10:27:16 AM
// Design Name:
// Module Name: BinaryMultiplier tb
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module BinaryMultiplier tb();
  reg [7:0] Multcand;
  reg [7:0] Multplier;
  reg CLK = 0;
  reg set;
  wire [15:0] Product;
  BinaryMultiplier instanc(
  .Multiplicand(Multcand),
  .Multiplier(Multplier),
  .CLK(CLK),
  .set(set),
  .Product(Product));
  always #8 begin
  CLK = \sim CLK;
  end
  initial
```

```
begin
set = 0; Multcand = 0; Multplier = 0;
#30
set = 1; Multcand = 8'b11111011; Multplier = 8'b11001101;
#400
set = 0;
#20
set = 1; Multcand = 8'b11111111; Multplier = 8'b10100011;
end
endmodule

Copy of Testbench used for Simulation
```

4. Simulated Waveform



Screenshot of Waveforms after Behavioral Simulation

### 5. Constraint File

```
## This file is a general .xdc for the Basys3 rev B board
## To use it in a project:
## - uncomment the lines corresponding to used pins
## - rename the used ports (in each line, after get ports) according to the top level signal
names in the project
#create clock -period 10.000 -name sys clk pin -waveform {0.000 5.000} -add [get ports
clk]
## Clock signal
set property PACKAGE PIN W5 [get ports CLK]
set property IOSTANDARD LVCMOS33 [get ports CLK]
create clock -period 10.000 -name sys clk pin -waveform {0.000 5.000} -add [get ports
CLK]
## Switches
set property PACKAGE PIN V17 [get ports {Multiplier[0]}]
set property IOSTANDARD LVCMOS33 [get ports {Multiplier[0]}]
set property PACKAGE PIN V16 [get ports {Multiplier[1]}]
set property IOSTANDARD LVCMOS33 [get ports {Multiplier[1]}]
set property PACKAGE PIN W16 [get ports {Multiplier[2]}]
set property IOSTANDARD LVCMOS33 [get ports {Multiplier[2]}]
set property PACKAGE PIN W17 [get ports {Multiplier[3]}]
set property IOSTANDARD LVCMOS33 [get ports {Multiplier[3]}]
set property PACKAGE PIN W15 [get ports {Multiplier[4]}]
set property IOSTANDARD LVCMOS33 [get ports {Multiplier[4]}]
set property PACKAGE PIN V15 [get ports {Multiplier[5]}]
set property IOSTANDARD LVCMOS33 [get ports {Multiplier[5]}]
set property PACKAGE PIN W14 [get ports {Multiplier[6]}]
set property IOSTANDARD LVCMOS33 [get ports {Multiplier[6]}]
set property PACKAGE PIN W13 [get ports {Multiplier[7]}]
set property IOSTANDARD LVCMOS33 [get ports {Multiplier[7]}]
set property PACKAGE PIN V2 [get ports {Multiplicand[0]}]
set property IOSTANDARD LVCMOS33 [get ports {Multiplicand[0]}]
```

```
set property PACKAGE PIN T3 [get ports {Multiplicand[1]}]
set property IOSTANDARD LVCMOS33 [get ports {Multiplicand[1]}]
set property PACKAGE PIN T2 [get ports {Multiplicand[2]}]
set property IOSTANDARD LVCMOS33 [get ports {Multiplicand[2]}]
set property PACKAGE PIN R3 [get ports {Multiplicand[3]}]
set property IOSTANDARD LVCMOS33 [get ports {Multiplicand[3]}]
set property PACKAGE PIN W2 [get ports {Multiplicand[4]}]
set property IOSTANDARD LVCMOS33 [get ports {Multiplicand[4]}]
set property PACKAGE PIN U1 [get ports {Multiplicand[5]}]
set property IOSTANDARD LVCMOS33 [get ports {Multiplicand[5]}]
set property PACKAGE PIN T1 [get ports {Multiplicand[6]}]
set_property IOSTANDARD LVCMOS33 [get ports {Multiplicand[6]}]
set property PACKAGE PIN R2 [get ports {Multiplicand[7]}]
set property IOSTANDARD LVCMOS33 [get ports {Multiplicand[7]}]
## LEDs
set property PACKAGE PIN U16 [get ports {Product[0]}]
set property IOSTANDARD LVCMOS33 [get ports {Product[0]}]
set property PACKAGE PIN E19 [get ports {Product[1]}]
set property IOSTANDARD LVCMOS33 [get_ports {Product[1]}]
set property PACKAGE PIN U19 [get ports {Product[2]}]
set property IOSTANDARD LVCMOS33 [get_ports {Product[2]}]
set property PACKAGE PIN V19 [get ports {Product[3]}]
set property IOSTANDARD LVCMOS33 [get_ports {Product[3]}]
set property PACKAGE PIN W18 [get ports {Product[4]}]
set property IOSTANDARD LVCMOS33 [get_ports {Product[4]}]
set property PACKAGE PIN U15 [get ports {Product[5]}]
set property IOSTANDARD LVCMOS33 [get_ports {Product[5]}]
set property PACKAGE PIN U14 [get ports {Product[6]}]
set property IOSTANDARD LVCMOS33 [get_ports {Product[6]}]
set property PACKAGE PIN V14 [get ports {Product[7]}]
set property IOSTANDARD LVCMOS33 [get_ports {Product[7]}]
set property PACKAGE PIN V13 [get ports {Product[8]}]
set property IOSTANDARD LVCMOS33 [get_ports {Product[8]}]
set property PACKAGE PIN V3 [get ports {Product[9]}]
set property IOSTANDARD LVCMOS33 [get_ports {Product[9]}]
set property PACKAGE PIN W3 [get ports {Product[10]}]
set property IOSTANDARD LVCMOS33 [get_ports {Product[10]}]
set property PACKAGE PIN U3 [get ports {Product[11]}]
set property IOSTANDARD LVCMOS33 [get ports {Product[11]}]
```

**ECE Department** 

```
set_property PACKAGE_PIN P3 [get_ports {Product[12]}]
set_property IOSTANDARD LVCMOS33 [get_ports {Product[12]}]
set_property PACKAGE_PIN N3 [get_ports {Product[13]}]
set_property IOSTANDARD LVCMOS33 [get_ports {Product[13]}]
set_property PACKAGE_PIN P1 [get_ports {Product[14]}]
set_property IOSTANDARD LVCMOS33 [get_ports {Product[14]}]
set_property PACKAGE_PIN L1 [get_ports {Product[15]}]
set_property IOSTANDARD LVCMOS33 [get_ports {Product[15]}]
set_property IOSTANDARD LVCMOS33 [get_ports {Product[15]}]

Set_property PACKAGE_PIN T18 [get_ports set]
set_property IOSTANDARD LVCMOS33 [get_ports set]

Copy of Constraint File used for Implementation
```

### 6. Answer the Following Questions

The latency is the number of clock cycles it takes from the moment the set(start) signal is at 1 till when the output product has been outputted. The more 1's in the inputted multiplier and multiplicand binary numbers would result in having more clock cycles maximizing the latency for the multiplication operation.

a) What is the latency (in clock cycles) for a multiplication operation using your design? Explain how you obtain the latency for the multiplication

Yes, the number of 1's for the Mcand or Mplier changes the latency time in clock cycles. In my test bench I had 8'b00000000 for both the multiplier and multiplicand to get the minimum latency, but I had values 8'b11111111for both the multiplicand and multiplier to achieve the maximum latency.

Maximum latency in clock cycles in this binary multiplication is 18 clock cycles between when the Set(start) is turned on until the output has been reached.

Minimum latency in clock cycles in this binary multiplication is 9 clock cycles between when the Set(start) is turned on until the output is reached.

b) Does it vary based on the value in Mcand and Mplier? If so, what are the min and maximum latency?

### 7. Discussion

Something we recognized was that based on our .v files there were different flip flop estimations and LUT values when we implemented our design on Vivado. Furthermore, the power the chip used based on our implementations differed based on the conditional statements and operations we set for the files to execute between specific inputs and outputs assigned in the constraints file.

My LUT utilization is 0.02% greater than my partner.

My Flip Flop utilization is 0.02% greater than my partner.

My max latency was 2 clock cycles greater than my partner.

My code was much longer with more conditions in comparison to my partner's code.

As a new finding I have recognized that there is a larger maximum and minimum latency time (in clock cycles) when there are more conditions and operations to be followed based on the creator's .v file increasing the utilization of LUT(Look-Up-Table) and Flip Flops.

Furthermore, another finding that I have established was

Find at least 1 additional group in your lab. Compare the algorithm, implementation (coding style), max latency, and the resulting utilization (LUTs and FFs). Describe your findings and any ideas about why one design may be advantageous. Feel free to discuss this with your TA, discussion section, or the professor.

**ECE Department**